A Brief Review of Current ADC Performance **Trajectories** 

**Boris Murmann** 

t the turn of this century, there was widespread concern that the performance of analog-to-digital converters (ADCs) might have reached a saturation point and would, in fact, deteriorate as we began to scale into deep submicron CMOS technology. The past 15 years of innovation have clearly refuted such fears. Driven by a combination of application pull, architectural modifications, and relentless optimization, we have seen steady improvements in several key performance metrics.

The purpose of this article is to enumerate some of the pertaining progress slopes, explain their possible foundations, and speculate about their remaining lifetime. In this context, it is important to note that this general subject has received a great deal of attention over the years, as evidenced by the large number of ADC surveys and trend papers (see, e.g., [1]-[20]). The advanced reader is referred to these contributions for a deep dive.

# **Conversion Energy**

The first aspect that we will investigate is the persistent trend toward lower conversion energy. To visualize the progress made over the past five years, we consider the scatter plot shown in Figure 1(a).

Digital Object Identifier 10.1109/MSSC.2015.2442393 Date of publication: 15 September 2015

In this chart, the *y*-axis is the conversion energy (power dissipation, *P*, divided by the conversion rate, *fs*) and the *x*-axis is the peak signal-tonoise-and-distortion ratio (SNDR), a metric commonly used to quantify a converter's output signal fidelity. The data points in this chart are taken from [20], which tabulates results reported at the IEEE International Solid-State Circuit Conference and the VLSI Circuits Symposium. The markers with solid fill represent time-interleaved designs.

From the data points added between 2010 and 2015 (drawn in red), one can immediately see that there has been significant progress in lowering the conversion energy within the past five years. For further orientation and interpretation, we include two trend lines representing the commonly used Walden figure of merit (FoM<sub>w</sub>) and the SNDR-based Schreier figure of merit (FoM<sub>s</sub>). These metrics quantify an ADC's energy efficiency against its SNDR and are discussed further in "ADC Figures of Merit."

We note that as of 2015, there are 15 publications reporting a  $FOM_W$  below 10 fJ/conversion-step. In 2010, there was only one such design. Second, while we see improvements across the board, the successive approximation register (SAR)

architecture stands out and now clearly dominates the low-energy design space. Third, and most importantly, we observe that the leading-edge designs for an SNDR greater than 50 dB align well with the slope of 4x per 6 dB (1 bit). This trade-off forms the basis for FoMs and corresponds to circuits that are mainly limited by thermal noise. An important conclusion to draw from this is that we have pushed our designs closer to thermal limits, indicating a higher degree of optimization.

The fact that most leading-edge designs (with SNDR > 50 dB) now align along the thermal slope has led to the widespread adoption of FoMs for designs with moderate to high resolution. The bold dashed line in Figure 1(a) corresponds to FOMs = 175 dB, which can be viewed as the state of the art. The Walden FOM assumes a slope of 2x per 6 dB, which remains useful mostly for lower resolution designs.

## **Conversion Speed**

To get a feel for progress in raw speed (regardless of power dissipation), we consider the "aperture" plot shown in Figure 1(b). Here, the *y*-axis is the conversion bandwidth or, more precisely, the upper input frequency ( $f_{in}$ ) for which the plotted

SNDR was measured. This frequency is typically taken equal to  $f_s/2$ , and exceptions are noted in [20].

At first glance, we observe that while the improvements in raw speed are significant, they are not as pronounced as those for conversion energy. The reason for this is that the speed-resolution product tends to be limited by our ability to make a low-jitter clock [1], [24]. The data point with the best combination of bandwidth and SNDR is [25], located at an equivalent aperture jitter of  $\sigma_j = 127$  fs<sub>rms</sub>. This number is based on the following classical expression [24], modified to estimate the approximate equivalent jitter using the converter's SNDR:

$$SNR_{jitter} = \frac{1}{(2\pi f_{in})^2 \cdot \sigma_j^2}$$

$$\Rightarrow \sigma_j^2 \cong \frac{1}{(2\pi f_{in})^2 \cdot SNDR}.$$
 (1)

This estimate is clearly pessimistic, since all nonidealities (jitter, thermal noise, quantization noise, distortion, etc.) are counted as jitter. This yields good estimates only when a converter is truly jitter-limited, which can be a reasonable approximation for leading designs. In the analysis of [19], which uses a much larger data set than considered here, it was found that careful de-embedding of



FIGURE 1: ADC performance data (ISSCC 1997–2015 and VLSI Circuits Symposium 1997–2014): (a) conversion energy and (b) conversion bandwidth versus SNDR. The red markers indicate data reported after 2010. Points with solid fill mark time-interleaved designs.

## **ADC FIGURES OF MERIT**

A figure of merit (FoM) lumps several performance metrics into a single number, thereby creating a proxy for the overall efficacy of a circuit or device. For ADCs, the construction of a "fair" FoM is non-trivial, not only because an ADC is a rather complex device with dozens of specifications (see Figure S1),



FIGURE S1: ADC specifications.

but also because the exact trade-off between the relevant metrics can be nonobvious. Most of the commonly used FoMs for ADCs share two basic properties: 1) they are purposely kept simple and mainly focus on power dissipation, conversion rate, and resolution (or a related metric); 2) they are constructed using first-order, physically-grounded trade-offs and avoid empirical fitting parameters as much as possible. More complex FoMs (considering area, supply voltage, process technology, etc.) have been proposed in the literature [4], [21], but their empirical and data-driven nature makes them difficult to use. Ultimately, it is important to realize that a FoM does not (and is not meant to) capture all there is to know about a specific converter. A direct comparison between two converters should always be made using a table, where the FoM is just one of several entries. Other usage scenarios include broad-stroke comparisons between different architectures or trend tracking (as this article does). One of the first widely used FoMs for quantifying the trade-off between ADC speed, resolution, and power dissipation is the so-called Walden FoM (see Table S1). This FoM asserts that power (P) grows linearly with conversion rate  $(f_s)$ . This is justified from first-order physics (power = energy/time) but tends to fall apart as speed is pushed toward technology limits (see discussion in the body of this article). In terms of resolution, FoMw assumes that each added "effective" bit (ENOB: effective number bits) doubles the power dissipation. This trade-off was chosen empirically and tended to match experimental outcomes reasonably well for a number of years. Recently, however, we have seen that moderate- to high-resolution converters tend to follow a power quadrupling per effective bit, a trade-off that is consistent with noise-limited analog circuits [9].

To capture the 4x per bit trade-off, one could simply modify the denominator of FoMw and replace 2<sup>ENOB</sup> with 2<sup>2ENOB</sup>. However, a different way of formulating the same trade-off in logarithmic units has caught on. The Schreier FoM in its original form takes the dynamic range (DR) of the converter in dB and adds ten times the logarithm of the bandwidth (BW) to power ratio. A 6 dB DR increase is thus assumed to inflict a 4x increase in power at the same efficiency. Also note that the proper unit of this FoM is dB/J, but the unit "Joule" is typically dropped in the literature. What we call FoMs in this article is a modified version of this logarithmic metric. DR is replaced with SNDR (to capture distortion) and BW is replaced with  $f_s/2$ . While it is certainly true that the power dissipation of a converter depends on its actual acquisition bandwidth (which may be different from  $f_s/2$ ), it is difficult to argue that there should be a strict proportionality. To overcome this issue, the survey of [20] uses  $f_s/2$  as a proxy for BW and takes the SNDR value from measured data at that input frequency (where possible). This creates a level playing field among the different converters and avoids assumptions about the scaling of power with true acquisition bandwidth; the trade-off is instead reflected in the achieved SNDR.

| TABLE S1. ADC FIGURES OF MERIT.                                                  |                                                           |                                                           |
|----------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|
| WALDEN FoM [1]                                                                   | SCHREIER FoM (DR) [22]                                    | SCHREIER FoM (SNDR) [23]                                  |
| $FoM_{w} = \frac{P}{f_{s} \cdot 2^{ENOB}}$ $ENOB = \frac{SNDR(dB) - 1.76}{6.02}$ | $FoM_{s,DR} = DR(dB) + 10 \log \left(\frac{BW}{P}\right)$ | $FoM_s = SNDR(dB) + 10 \log \left(\frac{f_s/2}{P}\right)$ |

some of the non-jitter imperfections gives approximately  $100\ fs_{rms}$  as the state of the art.

While it is possible to create clocks with lower jitter than stated above, their distribution to the sampling switch is what will often limit us. The design of [26] achieves a total jitter of 70 fs<sub>rms</sub>, with equal parts contributed by the clock source and the subsequent distribution to the sampling switch. The latter contribution

comes from several sources [27]. The first is thermal noise, which can be overcome by investing more power. The second is supply noise and other forms of coupling noise, which are hard to tame, given that most of the popular sampling circuits ultimately require single-ended clocking. To first order, a 1% variation on the supply voltage of an inverter that buffers a single-ended clock causes a 1% change its rise time. Even for

advanced technologies with 10 ps rise time, this amounts to a 100 fs change in timing. Improvements on these numbers will be hard to come by, and future progress threatens to be incremental.

To investigate further, we consider Figure 2, which plots the speed–resolution product of the top three designs in each year versus time (1997–2015). A fit to these data reveals that the speed–resolution

performance has so far doubled approximately every four years, which is relatively slow compared to other progress rates that one may extract (as, for instance, ADC energy efficiency; see below). Also note that only two designs reported after 2010 surpass the performance of [28] (which is the peak point for 2010). This may, indeed, be indicative of an imminent speed-resolution performance saturation, which is also the conclusion of [19]. It is interesting to note, however, that such saturation was already seen by Walden in 1999 [1], and we have since moved to much higher levels of performance (thanks to technology scaling). It is likely that the data converter community will eventually find ways to march on for a number of years, especially if there are important applications that demand further progress.

From an application standpoint, it is important to note that the situation may actually not be as bleak as often portrayed. The jitter requirement of an ADC strongly depends on the spectral composition of the ADC input signal or, equivalently, its autocorrelation function [24], [29]. In [30], it was shown that for a typical wideband signal seen in high-speed serial links, the jitter requirement is relaxed by about 12 dB compared to the above formula that assumes a sinusoid at  $f_s/2$ . The difference is due to the wideband and low-pass nature of the signal. In yet another scenario involving wideband digitization for satellite and cable receivers [31]-[33], it can be argued along similar lines that jitter is less important than other nonidealities due to the subsequent digital channel filtering. The proper benchmarking and FoM comparison for such application-specific ADCs remains an open topic, and metrics involving sinusoidal characterization are often too pessimistic to be useful.

As a final remark, we note that it is unlikely that ADCs will ever be affected or limited by Heisenberg's uncertainty principle. This reference point was created in [1], suggesting



**FIGURE 2:** Fit to speed–resolution product of the top three designs in each year. The red markers indicate data reported after 2010. The fit line has a slope of 2x/4 years.

an "ultimate" aperture limit of about  $0.1~fs_{\rm rms}$ . The applicability of such a quantum-theoretical limit for ADCs has been questioned in the meantime [34], and there is no evidence that we can produce and distribute clocks with such purity by electrical or optical means at room temperature.

#### Figure of Merit Trends

Turning our attention back to energy efficiency, we now investigate trends in  $FoM_S$  versus conversion rate and also over time. We select  $FoM_S$  here

because 1) it fits the leading-edge data points in Figure 1(a) remarkably well and 2) it is a metric that is cleanly justified via the fundamental thermal noise trade-off in analog circuits.

Figure 3 plots  $FoM_S$  against conversion rate. Similar to Figure 1, we mark the data points from the past five years in red to give a feel for recent advances. First, we note that the achieved  $FOM_S$  is highest for low conversion rates. This is expected since it is generally harder to make a fast ADC energy efficient. At frequencies



**FIGURE 3:** FOM<sub>S</sub> versus conversion rate ( $f_s$ ). The red markers indicate data reported after 2010. Points with solid fill mark time-interleaved designs.



FIGURE 4: FOMs trend over time (low-frequency asymptote). The fit line has a slope of about 1 dB per year.



**FIGURE 5:** FOMs trend (high frequency asymptote). The fit line indicates doubling of the conversion rate (f<sub>s</sub>) for every 1.8 years.

between 10 and 100 MHz, the efficiency begins to deteriorate and rolls off with a slope of approximately –10 dB per decade. As discussed in [35], this indicates that the power dissipation scales with the square of the conversion speed in this regime.

Also notice from the plot that recent pipelined SAR designs ([36]–[38]) set the peak performance near the corner. The time-interleaved SAR ADC reported in [39] marks the fastest design and interestingly lies almost exactly on the –10 dB/decade roll-off portion of the envelope. The envelope is positioned by taking the average of the top five data points

to define the horizontal asymptote, and the average of the top five designs along a -10 dB slope.

As we can see from Figure 3, the contributions of the past five years have pushed the asymptotes up and to the right. It is interesting to quantify the rate of this movement. This is done for the location of the low-frequency asymptote in Figure 4. We observe that the improvements have followed a steady pace with minor variations (likely due to the finite size of the data set) from year to year. Interestingly, the overall progress rate comes out almost exactly to 1 dB per year (or doubling of energy efficiency

every three years). In this context, it is worth noting that FoMw tends to improve significantly faster, since it de-emphasizes noise limits and is thus catered toward technology-limited designs that benefit more directly from feature size scaling. The work of [19] extracted a FoM<sub>w</sub> improvement rate of 2x every 2.5 years for deltasigma converters and only 1.8 years for Nyquist converters. These numbers align well with the 2x energy improvement for every 1.9 years that was observed in [16]. The key takehome here is that the composition of the figure of merit plays an important role in the observed trends.

It is sometimes suggested that part of the above-quantified improvements come from ever more "creative" reporting of results and leaving out significant power contributors (e.g., off-chip calibration units, I/O, etc.) [10]. While this may certainly play a role, it cannot explain the steady improvements observed in Figure 4, which sum to an aggregate progress of over 20 dB in less than two decades.

In the context of ever-improving efficiency, it is useful to revisit the fundamental limit discussion of [9]. There, we noted that a useful bound on conversion energy is given by the minimum energy it takes to drive a sampling capacitor using an ideal (class-B) amplifier [40], [41]:

$$\left(\frac{P}{f_S}\right)_{\min} = 8 \text{ kT} \times \text{SNR}.$$
 (2)

Approximating SNDR  $\cong$  SNR, assuming room temperature, and inserting this expression into the definition of FoMs gives:

$$FOM_{S,max} = SNR(dB) \\ + 10 log(\frac{1}{16 kT \times SNR}) \\ = -10 log(16 kT) = 192 dB.$$
(3)

Since this bound considers only the sampling energy, it is clear that we will likely never reach this number. A more practical limit may be around 186 dB, which would be reached in about 11 years, assuming that we can maintain the progress rate of 1 dB per year.

To extract the rate at which the high-frequency asymptote of Figure 3 moves to the right, we use  $FOM_S =$ 150 dB as an arbitrary reference point and measure (for each year) up to which conversion rate this level of efficiency is maintained. This yields the plot of Figure 5, from which we observe doubling every 1.8 years, or 60x every ten years. A good portion of this progress slope can be explained by technology scaling. The transit frequency of CMOS transistors has improved by about a factor of ten over the last decade. This leaves about a factor of six that was likely gained by "clever design."

Note that the above number quantifies the rate of power efficiency improvement for high-speed designs, and it is therefore not surprising that the improvement rate is quite similar to that of FoM<sub>W</sub>. Lastly, note that since the low- and high-frequency asymptotes in Figure 3 shift at different rates, the corner shifts to the right over time. While it was located at about 1.4 MHz in 1997, the roll-off now occurs at about 42 MHz.

## **Architectural Trends**

As speculated above, at least part of the progress seen over the years has certainly been due to pure process technology scaling. However, scaling alone would not have been sufficient. As we shall discuss in this section, there were a number of innovations in circuit and architecture design that not only made further scaling possible, but led to new topologies that made better use of scaled transistors. With this relentless and concurrent optimization involving technology, circuits, and architectures, it is not surprising that we have seen increasing competition among previously disjoint ADC options.

While it was relatively straightforward to make architectural decisions in the past, today's ADC designer is confronted with an overlapping design space offering multiple solutions that are difficult to differentiate in their

suitability. For example, the design space for pipelined ADCs has been encroached on by time-interleaved SAR converters. Similarly, wideband deltasigma converters such as [42] now offer bandwidths that were previously only achievable with Nyquist converters.

Figure 6 gives an indication of architectural trends. As is commonly known, the SAR topology continues to be actively researched and conforms to the general trend toward minimalistic, op-amp-less architectures. In order to extract high speed from the SAR topology, time interleaving is typically needed. This explains, in part, an up-tick in the number of reported designs that use time interleaving, illustrated in Figure 7. More generally, this trend is, of course, also supported by the increasing integration density available in silicon, which has also enabled multicore microprocessors.

## SAR ADCs

The SAR ADCs discussed in the literature in recent years show great versatility and range from ultralow-power to ultrahigh-speed designs (using time interleaving). To see this, contrast the 10-bit 200 kS/s converter of [43] with the 8-bit 90 GS/s part of [39]; both use very similar circuitry in their converter

core. Somewhere in between, we see 10-bit 2.6 GS/s time-interleaved SAR ADCs that can digitize the entire cable TV spectrum [44], as well as highly efficient 100-MS/s, 11-ENOB converters [45] that meet the demands of typical wireless receivers. While much of the progress in SAR converters is enabled by technology scaling, there have been a number of important circuit and architecture innovations as well. These include the combination of SAR conversion with pipelining [46] and the use of dynamic residue amplification in such hybrid topologies [45]. Other recent advancements include the judicious use of redundancy and digital-toanalog converter (DAC) replica timing [47], majority voting for noise reduction [48], and integrated buffering to ease the input drive requirements [49].

# **Pipelined ADCs**

Challenged by the impressive energy efficiency and scaling robustness of SAR converters, the designers of pipelined ADCs have continued their search for op-amp-less residue amplification techniques. We have seen intriguing innovations in fully-dynamic amplification [50], ring-amplifier-based amplification [51], [52], and comparator-based amplification [53], as well as bucket-brigade



FIGURE 6: Architectures of ADCs described in the literature (ISSCC 1997–2015 and VLSI Circuits Symposium 1997–2014).



FIGURE 7: The number of time-interleaved ADCs described in the literature (ISSCC 1997–2015 and VLSI Circuits Symposium 1997–2014).

processing [54], [55]. This has been accompanied by a push for low stage count [56], leading to significant reductions in power and complexity.

Architecturally, the work of [57] reported an intriguing modification to the typical pipeline by splitting the amplifier into a coarse and fine path. This change extends the available settling time in each stage and may prove to be a valuable concept going forward.

2-level to 4-level pulse-amplitude modulation signaling in high-speed data links. The time interleaved flash design of [58] operates at 10.3 GS/s and thereby enables a multi-standard transceiver. As shown in the 32-nm SOI design of [59], the speed can even be extended to 20 GS/s while maintaining outstanding power efficiency. Key to maintaining high efficiency in flash ADCs is to identify a proper

A more practical limit may be around 186 dB, which would be reached in about 11 years, assuming that we can maintain the progress rate of 1 dB per year.

In the context of high-speed conversion for wireless infrastructure, pipelined ADCs are still the only topology that can meet the stringent application requirements. With proper calibration, we have seen that the pipelined architecture can be pushed to 1 GS/s at 14 bits [25], a performance level that is hard (if not impossible) to reach with any other topology.

## Flash ADCs

Flash ADCs have regained some interest due to the imminent shift from

offset calibration/mitigation scheme and to minimize the circuit complexity as much as possible. In that vein, the design of [60] introduced a technique that generates extra decision levels using dynamic interpolation at the comparators' regenerative nodes. These and other innovations are strongly linked to the unprecedented speed and integration density that is now at the disposal of the designers.

In terms of concept innovation, the approach described in [61] points toward an intriguing new direction. Instead of designing flash ADCs with near perfect thresholds, this work proposes to adaptively control the decision levels to minimize the system's bit error rate, which is the ultimate specification of interest. Broadly speaking, this approach also falls into the category of analog-to-information conversion (see "Where Analog Meets Digital" by Marian Verhelst and Ahmad Bahai in this issue).

# **Oversampling ADCs**

In oversampling delta-sigma ADCs, CMOS feature size scaling has enabled an increase in sampling frequency from several hundreds of MHz up to 6 GHz in recent work [42], [62], [63]. Signal bandwidth has scaled proportionally, now exceeding 100 MHz. In addition to technology scaling, a number of important circuit and architecture innovations have played a critical role in advancing the state of the art. Examples include refinements on continuous-time loop filter design and multi-bit DAC implementation, excess-loop-delay compensation [64], integrator-loss compensation [65], sturdy multi-stage noise shaping [66], [67], and filtering topologies [68], [69].

## **Digitally Assisted Design**

At the forefront of digitally assisted design, we have seen a variety of ideas applied to all of the above architectures. Perhaps the most complex and sophisticated scheme was implemented in the time-interleaved pipeline ADC of [70], which leverages two million logic gates to reach the unprecedented performance level of 14 bits at 2.5 GS/s. The digital logic is used to correct a variety of analog imperfections including dynamic sampling nonlinearity and signal-dependent self-heating. Similarly, digital equalization concepts are used in [32] to alleviate the residue amplifier speed requirements and achieve 5.4 GS/s with only two interleaved slices.

In the context of background calibration for pipelined ADCs, another noteworthy development was the introduction of algorithms with short

convergence times [71]. Another area where digital assist has been pushed to new levels is in the correction of time-interleaving artifacts [72]. The time-interleaved SAR converter of [73] uses fully digital compensation of timing skew, which was previously thought to be prohibitively complex. In flash ADC design, digital assist was shown to be effective in reducing the comparator offset trim range by employing a fault-tolerant encoder [58], leading to significant savings in complexity and power. Another area where digitally assisted techniques have found their use is in emerging topologies, such as voltage-controlledoscillator-based Nyquist converters [74], [75]. Here, digital calibration is not an add-on, but often required to make these approaches practical. In oversampling ADCs, we have seen advancements on digital calibration for multi-bit feedback DACs [76].

#### **Conclusions**

Innovation in ADC design is alive and well. We have seen remarkable improvements in all relevant performance metrics (only a subset of which are discussed here), and architectures continue to morph and refine to address application pull and process technology push. In this race for the extra decibel, we always seem to be at the edge of what is possible, and we are always tempted to conclude that progress will have to stall soon. If the above assertions turn out to be accurate, we would reach the end of ADC energy efficiency improvements in about 11 years (going from  $FOM_S = 175 \, dB$  to 186 dB, in steps of 1 dB per year). Progress in the speed-resolution product appears to have already stalled due to jitter limitations, but at the same time it seems that we have not yet exhausted all options for mitigating this issue. Going forward, it is best to err on the optimistic side and assume that the data converter community will deliver the "impossible." Ultimately, this may involve the complete rethinking of the analog-digital interface, as articulated in the article by Verhelst and Bahai elsewhere in this issue.

#### References

- [1] R. H. Walden, "Analog-to-digital converter survey and analysis," IEEE J. Sel. Areas Commun., vol. 17, no. 4, pp. 539-550,
- [2] P. B. Kenington and L. Astier, "Power consumption of A/D converters for software radio applications," IEEE Trans. Veh. Technol., vol. 49, no. 2, pp. 643-650, Mar. 2000.
- [3] K. G. Merkel and A. L. Wilson, "A survey of high performance analog-to-digital converters for defense space applications," in Proc. IEEE Aerospace Conf., 2003, pp. 2415-2427.
- [4] M. Vogels and G. Gielen, "Architectural selection of A/D converters," in Proc. 2003 Design Automation Conf. (IEEE Cat. No.03CH37451), 2003, pp. 974-977.
- [5] B. Le, W. Rondeau, J. H. Reed, and C. W. Bostian, "Analog-to-digital converters [A review of the past, present, and future]," IEEE Signal Process. Mag., vol. 22, no. 6, pp. 69-77, Nov. 2005.
- Y. Chiu, B. Nikolic, and P. R. Gray, "Scaling of analog-to-digital converters into ultra-deep-submicron CMOS," in Proc. Custom Integrated Circuits Conf., 2005, pp. 375-382.
- [7] B. Bechen, T. v. d. Boom, D. Weiler, and B. J. Hosticka, "Theoretical and practical minimum of the power consumption of 3 ADCs in SC technique," in Proc. European Conf. Circuit Theory and Design (ECCTD), 2007, pp. 444-447.
- [8] R. H. Walden, "Analog-to-digital conversion in the early twenty-first century," in Wiley Encyclopedia of Computer Science and Engineering. Hoboken, NJ: Wiley, 2008, pp. 126-138.
- B. Murmann, "A/D converter trends: Power dissipation, scaling and digitally assisted architectures," in Proc. IEEE Custom Integrated Circuits Conf., 2008, pp. 105-112.
- [10] K. Bult, "Embedded analog-to-digital converters," in 2009 Proc. ESSCIRC, 2009, pp. 52-64.
- [11] T. Sundstrom, B. Murmann, and C. Svensson, "Power dissipation bounds for high-speed Nyquist analog-to-digital converters," IEEE Trans. Circuits Syst. I, vol. 56, no. 3, pp. 509-518, Mar. 2009.
- [12] B. E. Jonsson, "A survey of A/D converter performance evolution," in Proc. ICECS, 2010, pp. 768-771.
- [13] F. Fuiano, L. Cagnazzo, and P. Charbone, "Data converters: an empirical research on the correlation between scientific literature and patenting activity," in Proc. International Workshop on ADC Modelling, Testing, and Data Converter Analysis and Design and IEEE ADC Forum, 2011, pp.
- [14] B. E. Jonsson, "Area efficiency of ADC architectures," in Proc. European Conf. Circuit Theory and Design (ECCTD), 2011, pp. 560-563.
- [15] S. Krone and G. Fettweis, "Energy-efficient A/D conversion in wideband communications receivers," in Proc. 2011 IEEE Vehicular Technology Conf. (VTC Fall), 2011, pp. 1-5.
- [16] M. Keller, B. Murmann, and Y. Manoli, "Analog-digital interfaces," in 2020—A Guide to the Future of Nanoelectronics, B. Hoefflinger, Ed. New York: Springer, 2012, pp. 95-130.
- [17] M. Verhelst and B. Murmann, "Area scaling analysis of CMOS ADCs," Electron. Lett., vol. 48, no. 6, pp. 314-315, Mar. 2012.
- [18] J. M. de la Rosa. CMOS SDMs survey. [Online]. Mar. 2015. Available: http://www. imse-cnm.csic.es/~jrosa/CMOS-SDMs-Survey-IMSE-JMdelaRosa.xlsx.

- [19] B. E. Jonsson. A/D-converter perforevolution (1974-2012). [Online]. mance June 2013. Available: http://converterpassion.wordpress.com/articles/ ad-converter-performance-evolution.
- [20] B. Murmann. ADC performance survey 1997–2015. [Online]. Mar. 2015. Available: http://web.stanford.edu/~murmann/adcsurvey.html
- [21] B. E. Jonsson. A generic ADC FoM. [Online]. Jan. 2011. Available: http://converterpassion.wordpress.com/a-generic-adc-fom
- [22] R. Schreier and G. C. Temes, Understanding Delta-Sigma Data Converters. New York: Wiley, 2005.
- [23] A. M. A. Ali, A. Morgan, C. Dillon, G. Patterson, S. Puckett, P. Bhoraskar, H. Dinc, M. Hensley, R. Stop, S. Bardsley, D. Lattimore, J. Bray, C. Speir, and R. Sneed, "A 16-bit 250-MS/s IF sampling pipelined ADC with background calibration," IEEE J. Solid-State Circuits, vol. 45, no. 12, pp. 2602-2612, Dec. 2010.
- [24] N. Da Dalt, M. Harteneck, C. Sandner, and A. Wiesbauer, "On the jitter requirements of the sampling clock for analog-to-digital converters," IEEE Trans. Circuits Syst. I, vol. 49, no. 9, pp. 1354-1360, Sept. 2002.
- [25] A. M. A. Ali, H. Dinc, P. Bhoraskar, C. Dillon, S. Puckett, B. Gray, C. Speir, J. Lanford, J. Brunsilius, P. R. Derounian, B. Jeffries, U. Mehta, M. McShea, and R. Stop, "A 14 Bit 1 GS/s RF sampling pipelined ADC with background calibration," IEEE J. Solid-State Circuits, vol. 49, no. 12, pp. 2857-2867, Dec. 2014.
- [26] A. M. A. Ali, C. Dillon, R. Sneed, A. S. Morgan, S. Bardsley, J. Kornblum, and L. Wu, 'A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs Jitter," IEEE J. Solid-State Circuits, vol. 41, no. 8, pp. 1846–1855, Aug. 2006.
- [27] M. J. M. Pelgrom, Analog-to-Digital Conversion, 2nd ed. New York: Springer, 2012.
- [28] Y. M. Greshishchev, J. Aguirre, M. Besson, R. Gibbins, C. Falt, P. Flemke, N. Ben-Hamida, D. Pollex, P. Schvan, and S.-C. Wang, "A 40GS/s 6b ADC in 65nm CMOS," in *ISSCC* Dig. Tech. Papers, 2010, pp. 390-391.
- [29] M. El-Chammas and B. Murmann, "General analysis on the impact of phase-skew in time-interleaved ADCs," IEEE Trans. Circuits Syst. I, vol. 56, no. 5, pp. 902-910, May 2009.
- [30] B. Murmann, "A/D converter circuit and architecture design for high-speed data communication," in Proc. IEEE Custom Integrated Circuits Conf., Tutorial Session, 2013.
- [31] E. Janssen, K. Doris, A. Zanikopoulos, A. Murroni, G. van der Weide, L. Alvado, F. Darthenay, and Y. Fregeais, "An 11b 3.6GS/s time-interleaved SAR ADC in 65nm CMOS," in ISSCC Dig. Tech. Papers, 2013, pp. 464-465.
- [32] J. Wu, A. W.-T. Chou, C.-H. Yang, Y. Ding, Y.-J. Ko, S.-T. Lin, W. Liu, C.-M. Hsiao, M.-H. Hsieh, C.-C. Huang, J.-J. Hung, K. Y. Kim, M. Le, T. Li, W.-T. Shih, A. Shrivastava, Y.-C. Yang, C.-Y. Chen, and H.-S. Huang, "A 5.4GS/s 12b 500mW pipeline ADC in 28nm CMOS," in Symp. VLSI Circuits Dig., 2013, pp. 92-93.
- [33] M. Brandolini, Y. Shin, K. Raviprakash, T. Wang, R. Wu, H. M. Geddada, Y.-J. Ko, Y. Ding, C.-S. Huang, W.-T. Shin, M.-H. Hsieh, W.-T. Chou, T. Li, A. Shrivastava, Y.-C. Chen, J.-J. Hung, G. Cusmai, J. Wu, M. M. Zhang, G. Unruh, A. Venes, H. Sen Huang, and C.-Y. Chen, "A 5GS/S 150mW 10b SHA-less pipelined/SAR hybrid ADC in 28nm CMOS," in ISSCC Dig. Tech. Papers, 2015, pp. 1-3.
- [34] S. Krone and G. Fettweis, "Fundamental limits to communications with analogto-digital conversion at the receiver," in

- Proc. 2009 IEEE 10th Workshop on Signal Processing Advances in Wireless Communications, 2009, pp. 464-468.
- [35] B. Murmann, "Energy limits in A/D converters," in *Proc. 2013 IEEE Faible Tension Faible Consommation*, 2013, pp. 1-4.
- [36] A. Bannon, C. P. Hurrell, D. Hummerston, and C. Lyden, "An 18 b 5 MS/s SAR ADC with 100.2 dB dynamic range," in Symp. VLSI Circuits Dig., 2014, pp. 1–2.
  [37] Y. Lim and M. P. Flynn, "A 1mW 71.5dB
- [37] Y. Lim and M. P. Flynn, "A 1mW 71.5dB SNDR 50MS/S 13b fully differential ringamplifier-based SAR-assisted pipeline ADC," in ISSCC Dig. Tech. Papers, 2015, pp. 458-459.
- [38] B. Verbruggen, K. Deguchi, B. Malki, and J. Craninckx, "A 70 dB SNDR 200 MS/s 2.3 mW dynamic pipelined SAR ADC in 28nm digital CMOS," in Symp. VLSI Circuits Dig., 2014, pp. 1-2
- 2014, pp. 1–2.
  [39] L. Kull, T. Toifl, M. Schmatz, P. A. Francese, C. Menolfi, M. Braendli, M. Kossel, T. Morf, T. M. Andersen, and Y. Leblebici, "A 90GS/s 8b 667mW 64x interleaved SAR ADC in 32nm digital SOI CMOS," in ISSCC Dig. Tech. Papers, pp. 378–379, 2014.
  [40] E. A. Vittoz, "Future of analog in the
- [40] E. A. Vittoz, "Future of analog in the VLSI environment," in *Proc. ISCAS*, 1990, pp. 1372–1375.
  [41] B. J. Hosticka, "Performance comparison
- [41] B. J. Hosticka, "Performance comparison of analog and digital circuits," *Proc. IEEE*, vol. 73, no. 1, pp. 25–29, 1985.
- [42] M. Bolatkale, L. J. Breems, R. Rutten, and K. A. A. Makinwa, "A 4GHz CT ΔΣ ADC with 70dB DR and -74dBFS THD in 125MHz BW," in ISSCC Dig. Tech. Papers, 2011, pp. 470-472.
- [43] H.-Y. Tai, Y.-S. Hu, H.-W. Chen, and H.-S. Chen, "A 0.85fJ/conversion-step 10b 200kS/s subranging SAR ADC in 40nm CMOS," in ISSCC Dig. Tech. Papers, 2014, pp. 196–197.
- [44] K. Doris, E. Janssen, C. Nani, A. Zaniko-poulos, and G. van der Weide, "A 480 mW 2.6 GS/s 10b time-interleaved ADC with 48.5 dB SNDR up to Nyquist in 65 nm CMOS," IEEE J. Solid-State Circuits, vol. 46, no. 12, pp. 2821–2833, Dec. 2011.
- [45] F. van der Goes, C. Ward, S. Astgimath, H. Yan, J. Riley, J. Mulder, S. Wang, and K. Bult, "A 1.5mW 68dB SNDR 80MS/s 2× interleaved SAR-assisted pipelined ADC in 28nm CMOS," in ISSCC Dig. Tech. Papers, 2014, pp. 200–201.
- Fupers, 2014, pp. 200 201.
  [46] C. C. Lee and M. P. Flynn, "A SAR-Assisted Two-Stage Pipeline ADC," *IEEE J. Solid-State Circuits*, vol. 46, no. 4, pp. 859–869, Apr. 2011.
- [47] R. Kapusta, S. Decker, and E. Ibaragi, "A 14b 80MS/s SAR ADC with 73.6dB SNDR in 65nm CMOS," in ISSCC Dig. Tech. Papers, 2013, pp. 472-473.
- [48] P. Harpe, E. Cantatore, and A. van Roermund, "A 10b/12b 40 kS/s SAR ADC with data-driven noise reduction achieving up to 10.1b ENOB at 2.2 fJ/conversion-step," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3011–3018, Dec. 2013.
- [49] M. Krämer, E. Janssen, K. Doris, and B. Murmann, "A 14b 35MS/s SAR ADC achieving 75dB SNDR and 99dB SFDR with loopembedded input buffer in 40nm CMOS," in *ISSCC Dig. Tech. Papers*, 2015, pp. 284–285.
- [50] B. Verbruggen, M. Iriguchi, and J. Craninckx, "A 1.7mW 11b 250MS/s 2× inter-leaved fully dynamic pipelined SAR ADC in 40nm digital CMOS," in ISSCC Dig. Tech. Papers 2012 pp. 466–468
- Papers, 2012, pp. 466-468.
  [51] B. Hershberg, S. Weaver, K. Sobue, S. Takeuchi, K. Hamashita, and U.-K. Moon, "Ring amplifiers for switched-capacitor circuits," in *ISSCC Dig. Tech. Papers*, 2012, pp. 460-462.

- [52] Y. Lim and M. P. Flynn, "A 100MS/s 10.5b 2.46mW comparator-less pipeline ADC using self-biased ring amplifiers," in ISSCC Dig. Tech. Papers, 2014, pp. 202–203.
- [53] D.-Y. Chang, C. Munoz, D. Daly, S.-K. Shin, K. Guay, T. Thurston, H.-S. Lee, K. Gulati, and M. Straayer, "A 21mW 15b 48MS/s zero-crossing pipeline ADC in 0.13µm CMOS with 74dB SNDR," in ISSCC Dig. Tech. Papers, 2014, pp. 204–205.
- [54] M. Anthony, E. Kohler, J. Kurtze, L. Kushner, and G. Sollner, "A process-scalable low-power charge-domain 13-bit pipeline ADC," in Symp. VLSI Circuits Dig., 2008, pp. 222-223.
- [55] N. Dolev, M. Kramer, and B. Murmann, "A 12-bit, 200-MS/s, 11.5-mW pipeline ADC using a pulsed bucket brigade frontend," in Symp. VLSI Circuits Dig., 2013, pp. 08-09.
- pp. 98-99.
  [56] S. Hashemi and B. Razavi, "A 7.1-mW 1-GS/s ADC with 48-dB SNDR at Nyquist rate," in *Proc. IEEE 2013 Custom Integrated Circuits Conf.*, 2013, pp. 1-4.
- Circuits Conf., 2013, pp. 1–4.

  [57] Y. Chai and J.-T. Wu, "A 5.37mW 10b 200MS/s dual-path pipelined ADC," in ISSCC Dig. Tech. Papers, 2012, pp. 462–464.
- [58] S. Verma, A. Kasapi, L. Lee, D. Liu, D. Loizos, S.-H. Paik, A. Varzaghani, S. Zogopoulos, and S. Sidiropoulos, "A 10.3GS/s 6b flash ADC for 10G Ethernet applications," in ISSCC Dig. Tech. Papers, 2013, pp. 462-463.
- [59] V. H.-C. Chen and L. Pileggi, "A 69.5mW 20GS/s 6b time-interleaved ADC with embedded time-to-digital calibration in 32nm CMOS SOI," in ISSCC Dig. Tech. Papers, 2014, pp. 380-381.
- [60] Y.-S. Shu, "A 6b 3GS/s 11mW fully dynamic flash ADC in 40nm CMOS with reduced number of comparators," in Symp. VLSI Circuits Dig., 2012, pp. 26–27.
- [61] R. Narasimha, M. Lu, N. R. Shanbhag, and A. C. Singer, "BER-optimal analog-to-digital converters for communication links," *IEEE Trans. Signal Processing*, vol. 60, no. 7, pp. 3683–3691, July 2012.
- [62] H. Shibata, R. Schreier, W. Yang, A. Shaikh, D. Paterson, T. Caldwell, D. Alldred, and P. W. Lai, "A DC-to-IGHz tunable RF ΔΣ ADC achieving DR = 74dB and BW = 150MHz at f0 = 450MHz using 550mW," in ISSCC Dig. Tech Papers 2012 pp. 150-152
- Tech. Papers, 2012, pp. 150–152.
  [63] V. Srinivasan, V. Wang, P. Satarzadeh, B. Haroun, and M. Corsi, "A 20mW 61dB SNDR (60MHz BW) 1b 3rd-order continuous-time delta-sigma modulator clocked at 6GHz in 45nm CMOS," in ISSCC Dig. Tech. Papers, 2012, pp. 158–160.
- [64] G. Mitteregger, C. Ebner, S. Mechnig, T. Blon, C. Holuigue, and E. Romani, "A 20-mW 640-MHz CMOS continuous-time sigma-delta ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2641–2649, Dec. 2006.
- [65] S. Zeller, C. Muenker, R. Weigel, and U. Ussmueller, "A 0.039 mm<sup>2</sup> Inverter-based 1.82 mW 68.6 dB-SNDR 10 MHz-BW CT-10MHz-BW CT-ΣΔ-ADC in ADC in 65 nm CMOS using power- and area-efficient design techniques," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, np. 1548–1560, July 2014.
- using power and area-enticient design techniques," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, pp. 1548–1560, July 2014. [66] N. Maghari, S. Kwon, G. C. Temes, and U. Moon, "Sturdy MASH delta-sigma modulator," *Electron. Lett.*, vol. 42, no. 22, p. 1269, 2006.
- [67] D.-Y. Yoon, S. Ho, and H.-S. Lee, "An 85dB-DR 74.6dB-SNDR 50MHZ-BW CT MASH  $\Delta\Sigma$  modulator in 28nm CMOS," in *ISSCC Dig. Tech. Papers*, 2015, pp. 1–3.
- [68] R. Rajan and S. Pavan, "A 5mW CT  $\Delta\Sigma$  ADC with embedded 2nd-order active filter and VGA achieving 82dB DR in 2MHz

- BW," in *ISSCC Dig. Tech. Papers*, 2014, pp. 478-479.
- [69] M. Andersson, M. Anderson, L. Sundstrom, S. Mattisson, and P. Andreani, "A filtering ΔΣ ADC for LTE and beyond," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, pp. 1535–1547, July 2014.
- [70] B. Setterberg, K. Poulton, S. Ray, D. J. Huber, V. Abramzon, G. Steinbach, J. P. Keane, B. Wuppermann, M. Clayson, M. Martin, R. Pasha, E. Peeters, A. Jacobs, F. Demarsin, A. Al-Adnani, and P. Brandt, "A 14b 2.5GS/s 8-way-interleaved pipelined ADC with background calibration and digital dynamic linearity correction," in ISSCC Dig. Tech. Papers, 2013, pp. 466-467.
- pp. 466-467.

  [71] N. Sun, H.-S. Lee, and D. Ham, "A 2.9-mW 11-b 20-MS/s pipelined ADC with dual-mode-based digital background calibration," in *Proc. ESSCIRC*, 2012, pp. 269-272.
- pp. 269-272.
  [72] B. Razavi, "Design considerations for interleaved ADCs," *IEEE J. Solid-State Circuits*, vol. 48, no. 8, pp. 1806-1817, Aug. 2013.
- [73] N. Le Dortz, J.-P. Blanc, T. Simon, S. Verhaeren, E. Rouat, P. Urard, S. Le Tual, D. Goguet, C. Lelandais-Perrault, and P. Benabes, "A 1.62GS/s time-interleaved SAR ADC with digital background mismatch calibration achieving interleaving spurs below 70dBFS," in ISSCC Dig. Tech. Papers, 2014, pp. 386–388.
- 2014, pp. 386–388.

  [74] S. Rao, K. Reddy, B. Young, and P. K. Hanumolu, "A 4.1mW, 12-bit ENOB, 5MHz BW, VCO-based ADC with on-chip deterministic digital background calibration in 90nm CMOS," in Symp. VLSI Circuits Dig., 2013, pp. 68–69.
- [75] G. Taylor and I. Galton, "A reconfigurable mostly-digital ΔΣ ADC with a worst-case FOM of 160dB," in Symp. VLSI Circuits Dig., 2012, pp. 166–167.
- [76] P. Witte, J. G. Kauffman, J. Becker, Y. Manoli, and M. Ortmanns, "A 72dB-DR ΔΣ CT modulator using digitally estimated auxiliary DAC linearization achieving 88fJ/conv in a 25MHz BW," in ISSCC Dig. Tech. Papers, 2012, pp. 154–156.

#### About the Author

Boris Murmann (murmann@stanford.edu) is an associate professor of electrical engineering at Stanford University. He received the Ph.D. degree in electrical engineering from the University of California, Berkeley, in 2003. His research interests are in the area of mixed-signal integrated circuit design, with special emphasis on data converters and sensor interfaces. He has served as an associate editor of IEEE Journal of Solid-State Circuits and as the Data Converter Subcommittee chair of the IEEE International Solid-State Circuits Conference (ISSCC). He currently serves as the program vicechair for ISSCC 2016. He is a Fellow of the IEEE.

